|                                                                                                           |                                                                                     |           |                                |                                         |                                       | F        | REVISI    | ONS    |         |              |                    |                       |                  |                              |                                |                   |             |  |
|-----------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------|-----------|--------------------------------|-----------------------------------------|---------------------------------------|----------|-----------|--------|---------|--------------|--------------------|-----------------------|------------------|------------------------------|--------------------------------|-------------------|-------------|--|
| LTR                                                                                                       | DESCRIPTION                                                                         |           |                                |                                         |                                       |          |           |        |         | DA           | TE (YF             | R-MO-E                | MO-DA) APPROVED  |                              | OVED                           | )                 |             |  |
| А                                                                                                         | Drawing up                                                                          | dated to  | eflect c                       | urrent red                              | quiremen                              | ıts. Edi | torial cl | hanges | through | nout.        | 00-12-21           |                       |                  |                              | Raymond Monnin                 |                   | nin         |  |
| В                                                                                                         | Redraw. U                                                                           | pdate dra | wing to                        | current r                               | equireme                              | ents d   | Irw       |        |         |              |                    | 11-0                  | 8-15             |                              | C                              | Charles F. Saffle |             |  |
|                                                                                                           |                                                                                     |           |                                |                                         |                                       |          |           |        |         |              |                    |                       |                  |                              |                                |                   |             |  |
| THE ORIGIN                                                                                                | AL FIRST SI                                                                         | HEET OI   | THIS                           | DRAWI                                   | NG HAS                                | S BEE    | N REF     | PLACE  | D.      |              |                    |                       |                  |                              |                                |                   |             |  |
| THE ORIGIN                                                                                                | AL FIRST SI                                                                         | HEET OI   | THIS                           | DRAWI                                   | NG HAS                                | S BEE    | N REF     | PLACE  | D.      |              |                    |                       |                  |                              |                                |                   |             |  |
|                                                                                                           | AL FIRST SI                                                                         | HEET OF   | THIS                           | DRAWI                                   | NG HA                                 | S BEE    | N REF     | PLACE  | D.      |              |                    |                       |                  |                              |                                |                   |             |  |
| REV                                                                                                       | AL FIRST SI                                                                         | HEET OF   | F THIS                         | DRAWI                                   | NG HAS                                | S BEE    | N REF     | PLACE  | D.      |              |                    |                       |                  |                              |                                |                   |             |  |
| REV<br>SHEET                                                                                              | AL FIRST SI                                                                         | HEET OF   | THIS                           | DRAWI                                   | NG HAS                                | S BEE    | N REF     | PLACE  | D.      |              |                    |                       |                  |                              |                                |                   |             |  |
| REV<br>SHEET<br>REV                                                                                       |                                                                                     | HEET OI   | F THIS                         | DRAWI                                   | NG HAS                                | S BEE    | N REF     | PLACE  | D.      | В            | В                  | В                     | В                | В                            | В                              |                   |             |  |
| REV<br>SHEET<br>REV<br>SHEET                                                                              |                                                                                     | HEET OF   |                                |                                         |                                       |          |           |        |         | B 6          | B 7                | B 8                   | B 9              | B 10                         | B 11                           |                   |             |  |
| REV SHEET REV SHEET REV STATUS                                                                            |                                                                                     |           | REV<br>SHEET                   | r<br>RED BY                             | B 1                                   | B 2      | В         | В      | В       | 6            | 7<br>DLA I         | 8<br>LAND             | 9<br>AND         | 10                           | 11                             |                   |             |  |
| REV SHEET REV SHEET REV STATUS OF SHEETS PMIC N/A STA                                                     | NDARD<br>DCIRCUIT                                                                   |           | REV<br>SHEET                   | RED BY<br>Marcia                        | B 1                                   | B 2      | В         | В      | B 5     | 6<br>I<br>CC | 7<br>DLA I         | 8<br>LAND<br>IBUS,    | 9<br>AND<br>OHIO | 10<br>MAR<br>D 432           | 11<br>RITIMI<br>218-39         |                   |             |  |
| REV SHEET REV SHEET REV STATUS OF SHEETS PMIC N/A STA                                                     | NDARD                                                                               |           | REV<br>SHEET<br>PREPA          | RED BY<br>Marcia                        | B 1 B. Kellel                         | B 2      | В         | В      | B 5     | 6<br>I<br>CC | 7<br>DLA I         | 8<br>LAND<br>IBUS,    | 9<br>AND<br>OHIO | 10<br>MAR<br>D 432           | 11<br>RITIMI<br>218-39         | 990               |             |  |
| REV SHEET REV SHEET REV STATUS OF SHEETS PMIC N/A STA MICRO                                               | NDARD<br>DCIRCUIT<br>AWING                                                          |           | REV<br>SHEET<br>PREPA          | RED BY Marcia (ED BY Ray                | B 1 B. Kellel                         | B 2      | В         | B 4    | B 5     | 6 CC         | 7<br>DLA I<br>DLUM | AND<br>BUS,<br>w.land | 9 AND, OHIO      | 0 MAR<br>O 432<br>mariti     | 11<br>RITIMI<br>218-39<br>me.d | 990<br>la.mil     |             |  |
| REV SHEET REV SHEET REV STATUS OF SHEETS PMIC N/A  STA MICRO DRA  THIS DRAWII FOR U DEPA AND AGEI         | NDARD<br>DCIRCUIT<br>AWING<br>NG IS AVAILA<br>JSE BY ALL<br>JRTMENTS<br>NCIES OF TH | BLE E     | REV<br>SHEET<br>PREPA<br>CHECK | RED BY Marcia (ED BY Ray  OVED BY D. A. | B 1  B. Kellel  / Monnin  DiCenze     | B 2      | В         | B 4    | B 5     | 6 CC http:// | 7 DLA I DLUM //www | AND<br>BUS,<br>w.land | 9 AND, OHIO dand | 10<br>MAR<br>D 432<br>mariti | 11<br>RITIMI<br>218-39<br>me.d | 990<br>la.mil     | -TO-        |  |
| REV SHEET REV SHEET REV STATUS OF SHEETS PMIC N/A  STA MICRO DRA  THIS DRAWII FOR U DEPA AND AGE DEPARTME | NDARD<br>DCIRCUIT<br>AWING<br>NG IS AVAILA<br>USE BY ALL<br>JRTMENTS                | BLE E     | REV SHEET PREPA CHECK APPRO    | RED BY Marcia (ED BY Ray  OVED BY D. A. | B. Kellel  / Monnin  DiCenzo  ROVAL [ | B 2      | В         | B 4    | B 5     | 6<br>http:// | 7 DLA I DLUM //www | AND IBUS, W.land      | 9 AND, OHIO dand | MAR<br>O 432<br>mariti       | ANA                            | 990<br>la.mil     | -TO-<br>.D, |  |

# 1. SCOPE

- 1.1 <u>Scope</u>. This drawing describes device requirements for MIL-STD-883 compliant, non-JAN class level B microcircuits in accordance with MIL-PRF-38535, appendix A.
  - 1.2 Part or Identifying Number (PIN). The complete PIN is as shown in the following example:



1.2.1 <u>Device types</u>. The device types identify the circuit function as follows:

| Device type | Generic number | <u>Circuit function</u>                                                                                    |
|-------------|----------------|------------------------------------------------------------------------------------------------------------|
| 01          | 7575S          | Monolithic CMOS 8-bit A/D converter with track/hold                                                        |
| 02          | 7575T          | amplifier, 5 μs conversion time and 7-bit linearity<br>Monolithic CMOS 8-bit A/D converter with track/hold |
|             |                | amplifier, 5 μs conversion time and 8-bit linearity                                                        |

1.2.2 <u>Case outlines</u>. The case outlines are as designated in MIL-STD-1835 and as follows:

| Outline letter | Descriptive designator | <u>Terminals</u> | Package style                |  |
|----------------|------------------------|------------------|------------------------------|--|
| V              | GDIP1-T18 or CDIP2-T18 | 18               | Dual-in-line                 |  |
| 2              | CQCC1-N20              | 20               | Square leadless chip carrier |  |

- 1.2.3 Lead finish. The lead finish is as specified in MIL-PRF-38535, appendix A.
- 1.3 Absolute maximum ratings.

| V <sub>DD</sub> to AGND                                                                                                                                                                                       | -0.3 V dc to +7.0 V dc<br>-0.3 V dc to +7.0 V dc<br>-0.3 V dc to V <sub>DD</sub>                                                                                                |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Digital input voltage to DGND (Pins CS, RD)                                                                                                                                                                   | -0.3 V dc to $V_{\text{DD}}$                                                                                                                                                    |
| (Pins BUSY , DB0 to DB7)                                                                                                                                                                                      | $\begin{array}{l} \text{-0.3 V dc to V}_{\text{DD}} \\ \text{-0.3 V dc to V}_{\text{DD}} \\ \text{-0.3 V dc to V}_{\text{DD}} \\ \text{-0.3 V dc to V}_{\text{DD}} \end{array}$ |
| Up to +75°C                                                                                                                                                                                                   | 450 mW                                                                                                                                                                          |
| Derate above +75°C                                                                                                                                                                                            | 6 mW/°C                                                                                                                                                                         |
| Storage temperature range  Lead temperature (soldering, 10 seconds)  Thermal resistance, junction-to-case ( $\theta_{JC}$ ) (cases V and 2)  Thermal resistance in the case ( $\theta_{JC}$ ) (cases V and 2) | -65°C to +150°C<br>+300°C<br>See MIL-STD-1835<br>120°C/W                                                                                                                        |
| Thermal resistance, junction-to-case $(\theta_{JA})$ (cases V and 2)                                                                                                                                          | 120 6/11                                                                                                                                                                        |

| STANDARD<br>MICROCIRCUIT DRAWING                   | SIZE<br><b>A</b> |                     | 5962-87762 |
|----------------------------------------------------|------------------|---------------------|------------|
| DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>B | SHEET 2    |

## 1.4 Recommended operating conditions.

## 2. APPLICABLE DOCUMENTS

2.1 <u>Government specification, standards, and handbooks</u>. The following specification, standards, and handbooks form a part of this drawing to the extent specified herein. Unless otherwise specified, the issues of these documents are those cited in the solicitation or contract.

### DEPARTMENT OF DEFENSE SPECIFICATION

MIL-PRF-38535 - Integrated Circuits, Manufacturing, General Specification for.

### DEPARTMENT OF DEFENSE STANDARDS

MIL-STD-883 - Test Method Standard Microcircuits.

MIL-STD-1835 - Interface Standard Electronic Component Case Outlines.

### DEPARTMENT OF DEFENSE HANDBOOKS

MIL-HDBK-103 - List of Standard Microcircuit Drawings.

MIL-HDBK-780 - Standard Microcircuit Drawings.

(Copies of these documents are available online at https://assist.daps.dla.mil/quicksearch/ or from the Standardization Document Order Desk, 700 Robbins Avenue, Building 4D, Philadelphia, PA 19111-5094.)

2.2 <u>Order of precedence</u>. In the event of a conflict between the text of this drawing and the references cited herein, the text of this drawing takes precedence. Nothing in this document, however, supersedes applicable laws and regulations unless a specific exemption has been obtained.

| STANDARD<br>MICROCIRCUIT DRAWING                   | SIZE<br><b>A</b> |                     | 5962-87762 |
|----------------------------------------------------|------------------|---------------------|------------|
| DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>B | SHEET 3    |

### 3. REQUIREMENTS

- 3.1 <u>Item requirements</u>. The individual item requirements shall be in accordance with MIL-PRF-38535, appendix A for non-JAN class level B devices and as specified herein. Product built to this drawing that is produced by a Qualified Manufacturer Listing (QML) certified and qualified manufacturer or a manufacturer who has been granted transitional certification to MIL-PRF-38535 may be processed as QML product in accordance with the manufacturers approved program plan and qualifying activity approval in accordance with MIL-PRF-38535. This QML flow as documented in the Quality Management (QM) plan may make modifications to the requirements herein. These modifications shall not affect form, fit, or function of the device. These modifications shall not affect the PIN as described herein. A "Q" or "QML" certification mark in accordance with MIL-PRF-38535 is required to identify when the QML flow option is used.
- 3.2 <u>Design, construction, and physical dimensions</u>. The design, construction, and physical dimensions shall be as specified in MIL-PRF-38535, appendix A and herein.
  - 3.2.1 <u>Case outlines</u>. The case outlines shall be in accordance with 1.2.2 herein.
  - 3.2.2 <u>Terminal connections</u>. The terminal connections shall be as specified on figure 1.
  - 3.2.3 Functional diagram. The functional diagram shall be as specified on figure 2.
  - 3.2.4 Timing test circuits and diagrams. The timing test circuits and diagrams shall be as specified on figure 3 and 4.
- 3.3 <u>Electrical performance characteristics</u>. Unless otherwise specified herein, the electrical performance characteristics are as specified in table I and shall apply over the full ambient operating temperature range.
- 3.4 <u>Electrical test requirements</u>. The electrical test requirements shall be the subgroups specified in table II. The electrical tests for each subgroup are described in table I.
- 3.5 <u>Marking</u>. Marking shall be in accordance with MIL-PRF-38535, appendix A. The part shall be marked with the PIN listed in 1.2 herein. In addition, the manufacturer's PIN may also be marked. For packages where marking of the entire SMD PIN number is not feasible due to space limitations, the manufacturer has the option of not marking the "5962-" on the device.
- 3.5.1 <u>Certification/compliance mark</u>. A compliance indicator "C" shall be marked on all non-JAN devices built in compliance to MIL-PRF-38535, appendix A. The compliance indicator "C" shall be replaced with a "Q" or "QML" certification mark in accordance with MIL-PRF-38535 to identify when the QML flow option is used.
- 3.6 <u>Certificate of compliance</u>. A certificate of compliance shall be required from a manufacturer in order to be listed as an approved source of supply in MIL-HDBK-103 (see 6.6 herein). The certificate of compliance submitted to DLA Land and Maritime -VA prior to listing as an approved source of supply shall affirm that the manufacturer's product meets the requirements of MIL-PRF-38535, appendix A and the requirements herein.
- 3.7 <u>Certificate of conformance</u>. A certificate of conformance as required in MIL-PRF-38535, appendix A shall be provided with each lot of microcircuits delivered to this drawing.
- 3.8 <u>Notification of change</u>. Notification of change to DLA Land and Maritime -VA shall be required for any change that affects this drawing.
- 3.9 <u>Verification and review</u>. DLA Land and Maritime, DLA Land and Maritime's agent, and the acquiring activity retain the option to review the manufacturer's facility and applicable required documentation. Offshore documentation shall be made available onshore at the option of the reviewer.

| STANDARD<br>MICROCIRCUIT DRAWING                   | SIZE<br><b>A</b> |                     | 5962-87762 |
|----------------------------------------------------|------------------|---------------------|------------|
| DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>B | SHEET 4    |

TABLE I. <u>Electrical performance characteristics</u>.

| Test                           | Symbol           | Conditions $\underline{1}/$<br>-55°C $\leq T_A \leq +125$ °C                                         | Group A subgroups | Device<br>type | Lin  | nits | Unit |
|--------------------------------|------------------|------------------------------------------------------------------------------------------------------|-------------------|----------------|------|------|------|
|                                |                  | unless otherwise specified                                                                           |                   |                | Min  | Max  |      |
| Resolution                     | RES              |                                                                                                      |                   | All            | 8    |      | Bits |
| Total unadjusted error         | TUE              |                                                                                                      | 1                 | All            | -2   | +2   | LSB  |
|                                |                  |                                                                                                      | 2, 3              | 01             | -2   | +2   |      |
|                                |                  |                                                                                                      |                   | 02             | -1   | +1   |      |
|                                |                  |                                                                                                      | 12                | 02             | -1   | +1   |      |
| Relative accuracy              | RA               |                                                                                                      | 1                 | All            | -1   | +1   | LSB  |
|                                |                  |                                                                                                      | 2, 3              | 01             | -1   | +1   |      |
|                                |                  |                                                                                                      |                   | 02             | -0.5 | +0.5 |      |
|                                |                  |                                                                                                      | 12                | 02             | -0.5 | +0.5 |      |
| Full scale error               | AE               |                                                                                                      | 1, 2, 3           | All            | -1   | +1   | LSB  |
| Offset error 2/                | EOS              |                                                                                                      | 1, 2, 3           | All            | -0.5 | +0.5 | LSB  |
| DC input impedance             | Z <sub>IH</sub>  |                                                                                                      | 1, 2, 3           | All            | 10   |      | МΩ   |
| Reference input current        | I <sub>REF</sub> |                                                                                                      | 1, 2, 3           | All            |      | 500  | μА   |
| Digital input low voltage      | V <sub>IL</sub>  | CS, RD, CLK                                                                                          | 1, 2, 3           | All            |      | 0.8  | V    |
| Digital input high voltage     | V <sub>IH</sub>  | CS, RD, CLK                                                                                          | 1, 2, 3           | All            | 2.4  |      | V    |
| Digital input current          | I <sub>IN</sub>  | $\overline{\text{CS}}$ , $\overline{\text{RD}}$ , $V_{\text{IN}} = 0 \text{ V or } V_{\text{DD}}$ ,  | 1                 | All            | -1   | +1   | μА   |
|                                |                  | V <sub>DD</sub> = 5.25 V                                                                             | 2, 3              |                | -10  | +10  |      |
| Digital input low current      | I <sub>IL</sub>  | CLK; V <sub>IL</sub> = 0 V                                                                           | 1, 2, 3           | All            | -800 | +800 | μА   |
| Digital input high current     | I <sub>IH</sub>  | CLK; V <sub>IH</sub> = V <sub>DD</sub>                                                               | 1, 2, 3           | All            | -800 | +800 | μА   |
| Digital output low voltage     | V <sub>OL</sub>  | BUSY , DB0 to DB7,<br>I <sub>SINK</sub> = 1.6 mA, V <sub>DD</sub> = 4.75 V                           | 1, 2, 3           | All            |      | 0.4  | V    |
| Digital output high voltage    | V <sub>OH</sub>  | $\overline{\text{BUSY}}$ , DB0 to DB7, $I_{\text{SOURCE}}$ = -40 $\mu$ A, $V_{\text{DD}}$ = 4.75 $V$ | 1, 2, 3           | All            | 4.0  |      | V    |
| Floating state leakage current | I <sub>OUT</sub> | DB0 to DB7, $V_{OUT} = 0 V$ to $V_{DD}$ , $V_{DD} = 5.25 V$                                          | 1, 2, 3           | All            | -10  | +10  | μА   |
| Power supply current 3/        | I <sub>DD</sub>  |                                                                                                      | 1, 2, 3           | All            |      | 7    | mA   |

See footnotes at end of table.

| STANDARD MICROCIRCUIT DRAWING                      | SIZE<br><b>A</b> |                     | 5962-87762 |
|----------------------------------------------------|------------------|---------------------|------------|
| DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>B | SHEET 5    |

TABLE I. <u>Electrical performance characteristics</u> - continued.

| Test                                                                 | Symbol            | Conditions $\underline{1}/$<br>-55°C $\leq T_A \leq +125$ °C | Group A subgroups | Device<br>type | Lin   | nits  | Unit |
|----------------------------------------------------------------------|-------------------|--------------------------------------------------------------|-------------------|----------------|-------|-------|------|
|                                                                      |                   | unless otherwise specified                                   |                   |                | Min   | Max   |      |
| Power supply rejection ratio                                         | PSRR              | $4.75 \text{ V} \le \text{V}_{DD} \le 5.25 \text{ V}$        | 1, 2, 3           | All            | -0.25 | +0.25 | LSB  |
| Digital input capacitance                                            | C <sub>IN</sub>   | CS, RD, T <sub>A</sub> = +25°C, see 4.3.1c                   | 4                 | All            |       | 10    | pF   |
| Floating state output capacitance                                    | Соит              | DB0 to DB7, T <sub>A</sub> = +25°C, see 4.3.1c               | 4                 | All            |       | 10    | pF   |
| Conversion time with external clock                                  | t <sub>CONV</sub> | f <sub>CLK</sub> = 4 MHz, T <sub>A</sub> = +25°C             | 4                 | All            |       | 5     | μS   |
| Slew rate, tracking                                                  | SR                | T <sub>A</sub> = +25°C                                       | 4                 | All            |       | 0.386 | V/µs |
| Signal to noise ratio                                                | SNR               | $V_{IN}$ = 2.46 $V_{P-P}$ at 10 kHz,<br>$T_A$ = +25°C        | 4                 | All            | 45    |       | dB   |
| Conversion time with internal clock                                  | t <sub>CONV</sub> | R = 100 kΩ, C <sub>L</sub> = 100 pF                          | 9, 10, 11         | All            | 5     | 15    | μS   |
| $\overline{\text{CS}}$ to $\overline{\text{RD}}$ , setup time, $t_1$ | t <sub>WSCS</sub> | See figure 4                                                 | 9, 10, 11         | All            | 0     |       | ns   |
| RD to BUSY propagation                                               | t <sub>WPBD</sub> | See figure 4                                                 | 9                 | All            |       | 100   | ns   |
| delay, t <sub>2</sub>                                                |                   |                                                              | 10, 11            |                |       | 120   |      |
| Data access time after RD, t <sub>3</sub>                            | t <sub>DAR</sub>  | See figure 4                                                 | 9                 | All            |       | 100   | ns   |
| <u>4</u> /                                                           |                   |                                                              | 10, 11            |                |       | 120   |      |
| RD pulse width, t <sub>4</sub>                                       | t <sub>RD</sub>   | See figure 4                                                 | 9                 | All            | 100   |       | ns   |
|                                                                      |                   |                                                              | 10, 11            |                | 120   |       |      |
| CS to RD hold time, t <sub>5</sub>                                   | t <sub>RHS</sub>  | See figure 4                                                 | 9, 10, 11         | All            | 0     |       | ns   |
| Data access time after                                               | t <sub>DAB</sub>  | See figure 4                                                 | 9                 | All            |       | 80    | ns   |
| BUSY , t <sub>6</sub> <u>4</u> /                                     |                   |                                                              | 10, 11            |                |       | 100   |      |
| Data hold time, t <sub>7</sub> <u>5</u> /                            | t <sub>DH</sub>   | See figure 4                                                 | 9                 | All            | 10    | 80    | ns   |
|                                                                      |                   |                                                              | 10, 11            |                | 10    | 100   |      |
| BUSY to CS delay, t <sub>8</sub>                                     | t <sub>BCD</sub>  | See figure 4                                                 | 9, 10, 11         | All            | 0     |       | ns   |

<sup>1/</sup> The minimum resolution for which no missing code is guaranteed is 8-bits. All input control signals are specified with  $t_r = t_f = 20$  ns (10% to 90% of +5 V) and timed from a voltage level of 1.6 V (see 1.4).  $V_{DD} = +5$  V,  $V_{REF} = +1.23$  V, unless otherwise specified.

- 2/ Offset error is measured with respect to an ideal code transition which occurs at 0.5 LSB.
- $\frac{3}{2}$ / Power supply current is measured when the device is inactive, i.e., when  $\frac{1}{1}$  =  $\frac{1}$
- 4/ t<sub>3</sub> and t<sub>6</sub>, are measured with the load circuit of figure 3 and defined as the time required for an output to cross 0.8 V or 2.4 V.
- 5/ t<sub>7</sub> is defined as the time required for the data lines to change 0.5 V when loaded with the circuits of figure 3 and is measured only for the initial test and after process or design changes which may affect t<sub>7</sub>.

| STANDARD<br>MICROCIRCUIT DRAWING                   | SIZE<br><b>A</b> |                     | 5962-87762 |
|----------------------------------------------------|------------------|---------------------|------------|
| DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>B | SHEET 6    |

| Device type     | 01 and 02 |           |  |  |
|-----------------|-----------|-----------|--|--|
| Case outline    | V         | 2         |  |  |
| Terminal number | Terminal  | symbol    |  |  |
| 1               | cs        | cs        |  |  |
| 2               | RD        | RD        |  |  |
| 3               | TP        | TP        |  |  |
| 4               | BUSY      | BUSY      |  |  |
| 5               | CLK       | CLK       |  |  |
| 6               | DB7 (MSB) | DB7 (MSB) |  |  |
| 7               | DB6       | DB6       |  |  |
| 8               | DB5       | DB5       |  |  |
| 9               | DGND      | DGND      |  |  |
| 10              | DB4       | NC        |  |  |
| 11              | DB3       | NC        |  |  |
| 12              | DB2       | DB4       |  |  |
| 13              | DB1       | DB3       |  |  |
| 14              | DB0 (LSB) | DB2       |  |  |
| 15              | AGND      | DB1       |  |  |
| 16              | AIN       | DB0 (LSB) |  |  |
| 17              | $V_{REF}$ | AGND      |  |  |
| 18              | $V_{DD}$  | AIN       |  |  |
| 19              |           | $V_{REF}$ |  |  |
| 20              |           | $V_{DD}$  |  |  |

NC = no connection

FIGURE 1. <u>Terminal connections</u>.

| STANDARD<br>MICROCIRCUIT DRAWING                   | SIZE<br><b>A</b> |                     | 5962-87762     |
|----------------------------------------------------|------------------|---------------------|----------------|
| DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>B | SHEET <b>7</b> |



FIGURE 2. Functional diagram.

LOAD CIRCUITS FOR DATA ACCESS TIME TEST



LOAD CIRCUITS FOR DATA HOLD TIME TEST



FIGURE 3. Timing test circuits.

| STANDARD MICROCIRCUIT DRAWING DLA LAND AND MARITIME COLUMBUS, OHIO 43218-3990 | SIZE<br><b>A</b> |                     | 5962-87762 |
|-------------------------------------------------------------------------------|------------------|---------------------|------------|
|                                                                               |                  | REVISION LEVEL<br>B | SHEET 8    |



SLOW MEMORY INTERFACE



FIGURE 4. Timing diagrams.

| STANDARD<br>MICROCIRCUIT DRAWING                   | SIZE<br><b>A</b> |                     | 5962-87762 |
|----------------------------------------------------|------------------|---------------------|------------|
| DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>B | SHEET 9    |

### 4. VERIFICATION

- 4.1 <u>Sampling and inspection</u>. Sampling and inspection procedures shall be in accordance with MIL-PRF-38535, appendix A.
- 4.2 <u>Screening</u>. Screening shall be in accordance with method 5004 of MIL-STD-883, and shall be conducted on all devices prior to quality conformance inspection. The following additional criteria shall apply:
  - a. Burn-in test, method 1015 of MIL-STD-883.
    - (1) Test condition A, B, C, or D. The test circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing or acquiring activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in method 1015 of MIL-STD-883.
    - (2)  $T_A = +125^{\circ}C$ , minimum.
  - b. Interim and final electrical test parameters shall be as specified in table II herein, except interim electrical parameter tests prior to burn-in are optional at the discretion of the manufacturer.
  - c. Optional subgroup 12 is used for grading and part selection at +25°C, not included in PDA.

TABLE II. Electrical test requirements.

| MIL-STD-883 test requirements                                      | Subgroups<br>(in accordance with<br>MIL-STD-883, method 5005,<br>table I) |
|--------------------------------------------------------------------|---------------------------------------------------------------------------|
| Interim electrical parameters (method 5004)                        | 1                                                                         |
| Final electrical test parameters (method 5004)                     | 1*, 2, 3, 12                                                              |
| Group A test requirements (method 5005)                            | 1, 2, 3, 4, 9, (10, 11)**, 12                                             |
| Groups C and D end-point<br>electrical parameters<br>(method 5005) | 1                                                                         |

<sup>\*</sup> PDA applies to subgroup 1.

- 4.3 <u>Quality conformance inspection</u>. Quality conformance inspection shall be in accordance with method 5005 of MIL-STD-883 including groups A, B, C, and D inspections. The following additional criteria shall apply.
  - 4.3.1 Group A inspection.
    - a. Tests shall be as specified in table II herein.
    - b. Subgroups 5, 6, 7, and 8 in table I, method 5005 of MIL-STD-883 shall be omitted.
    - c. Subgroup 4 (C<sub>IN</sub> and C<sub>OUT</sub> measurement) shall be measured only for the initial test and after process or design changes which may affect input capacitance.
    - d. Optional subgroup 12 is used for grading and part selection at +25°C.

| STANDARD MICROCIRCUIT DRAWING DLA LAND AND MARITIME COLUMBUS, OHIO 43218-3990 | SIZE<br><b>A</b> |                     | 5962-87762      |
|-------------------------------------------------------------------------------|------------------|---------------------|-----------------|
|                                                                               |                  | REVISION LEVEL<br>B | SHEET <b>10</b> |

<sup>\*\*</sup> Subgroups 10 and 11 are guaranteed, if not tested, to the limits specified in table I.

## 4.3.2 Groups C and D inspections.

- a. End-point electrical parameters shall be as specified in table II herein.
- b. Steady-state life test conditions, method 1005 of MIL-STD-883.
  - (1) Test condition A, B, C, or D. The test circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing or acquiring activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in method 1005 of MIL-STD-883.
  - (2)  $T_A = +125^{\circ}C$ , minimum.
  - (3) Test duration: 1,000 hours, except as permitted by method 1005 of MIL-STD-883.

#### 5. PACKAGING

- 5.1 Packaging requirements. The requirements for packaging shall be in accordance with MIL-PRF-38535, appendix A.
- 6. NOTES
- 6.1 <u>Intended use</u>. Microcircuits conforming to this drawing are intended for use for Government microcircuit applications (original equipment), design applications, and logistics purposes.
- 6.2 <u>Replaceability</u>. Microcircuits covered by this drawing will replace the same generic device covered by a contractor-prepared specification or drawing.
- 6.3 <u>Configuration control of SMD's</u>. All proposed changes to existing SMD's will be coordinated with the users of record for the individual documents. This coordination will be accomplished using DD Form 1692, Engineering Change Proposal.
- 6.4 <u>Record of users</u>. Military and industrial users shall inform DLA Land and Maritime when a system application requires configuration control and the applicable SMD to that system. DLA Land and Maritime will maintain a record of users and this list will be used for coordination and distribution of changes to the drawings. Users of drawings covering microelectronics devices (FSC 5962) should contact DLA Land and Maritime -VA, telephone (614) 692-0544.
- 6.5 <u>Comments</u>. Comments on this drawing should be directed to DLA Land and Maritime -VA, Columbus, Ohio 43218-3990, or telephone (614) 692-0540.
- 6.6 <u>Approved sources of supply</u>. Approved sources of supply are listed in MIL-HDBK-103. The vendors listed in MIL-HDBK-103 have agreed to this drawing and a certificate of compliance (see 3.6 herein) has been submitted to and accepted by DLA Land and Maritime -VA.

| STANDARD             |  |  |  |
|----------------------|--|--|--|
| MICROCIRCUIT DRAWING |  |  |  |
|                      |  |  |  |

DLA LAND AND MARITIME COLUMBUS, OHIO 43218-3990

| SIZE<br><b>A</b> |                     | 5962-87762 |
|------------------|---------------------|------------|
|                  | REVISION LEVEL<br>B | SHEET 11   |

### STANDARD MICROCIRCUIT DRAWING BULLETIN

DATE: 11-08-15

Approved sources of supply for SMD 5962-87762 are listed below for immediate acquisition information only and shall be added to MIL-HDBK-103 and QML-38535 during the next revision. MIL-HDBK-103 and QML-38535 will be revised to include the addition or deletion of sources. The vendors listed below have agreed to this drawing and a certificate of compliance has been submitted to and accepted by DLA Land and Maritime -VA. This information bulletin is superseded by the next dated revision of MIL-HDBK-103 and QML-38535. DLA Land and Maritime maintains an online database of all current sources of supply at <a href="http://www.landandmaritime.dla.mil/Programs/Smcr/">http://www.landandmaritime.dla.mil/Programs/Smcr/</a>.

| Standard             | Vendor     | Vendor         |
|----------------------|------------|----------------|
| microcircuit drawing | CAGE       | similar        |
| PIN <u>1</u> /       | number     | PIN <u>2</u> / |
| 5962-8776201VA       | <u>3</u> / | AD7575SQ/883B  |
| 5962-87762012A       | <u>3</u> / | AD7575SE/883B  |
| 5962-8776202VA       | 24355      | AD7575TQ/883B  |
| 5962-87762022A       | <u>3</u> / | AD7575TE/883B  |

- 1/ The lead finish shown for each PIN representing a hermetic package is the most readily available from the manufacturer listed for that part. If the desired lead finish is not listed contact the vendor to determine its availability.
- 2/ Caution. Do not use this number for item acquisition. Items acquired to this number may not satisfy the performance requirements of this drawing.
- 3/ Not available from an approved source of supply.

Vendor CAGEVendor namenumberand address

24355 Analog Devices
Rt 1 Industrial Park
PO Box 9106
Norwood MA 0206

Norwood, MA 02062 Point of contact:

> Raheen Business Park Limerick, Ireland

The information contained herein is disseminated for convenience only and the Government assumes no liability whatsoever for any inaccuracies in the information bulletin.